Etched Logo

Etched

Substrate IC Package Layout Design Engineer

Posted 6 Days Ago
Be an Early Applicant
In-Office
San Jose, CA
150K-275K
Expert/Leader
In-Office
San Jose, CA
150K-275K
Expert/Leader
Responsible for designing complex IC substrate packages for AI processors, focusing on high-speed signaling, power delivery, and design validation.
The summary above was generated by AI
Substrate IC Package Layout Design Engineer

About Etched

Etched is building AI chips that are hard-coded for individual model architectures. Our first product (Sohu) only supports transformers, but has an order of magnitude more throughput and lower latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents.

Role Summary

As a Substrate IC Package Layout Design Engineer, you will be responsible for the end-to-end design of complex IC substrate packages, supporting high-power consumption and high-speed signaling. The ideal candidate will have extensive experience with large substrate designs (>50mm), complex power delivery networks, and high-speed signaling solutions (up to and beyond 50GHz). You will work closely with silicon, signal integrity, power integrity, and system help co-design world class substates with OSAT providers.  Intense focus on optimization for power delivery through substrate, pushing what’s possible.  

Key responsibilities

  • IC Substrate Layout Design

    • Lead the design and development of complex IC substrate layouts for high-power AI processors and accelerators.

    • Design large (>50mm) and complex multi-layer substrate packages with high pin counts and dense routing requirements.

    • Ensure robust power delivery designs capable of supporting >700W custom silicon solutions.

  • High-Speed Signal Routing & Integrity

    • Develop high-speed signal routing solutions capable of supporting >50GHz signaling while minimizing signal integrity issues such as loss and crosstalk.

    • Collaborate with SI/PI engineers to define signal integrity and power integrity requirements and implement solutions in substrate layout.

  • Advanced Packaging & CoWoS Integration

    • Optimize CoWoS (Chip-on-Wafer-on-Substrate) interposer designs for thermal and electrical performance.

    • Work closely with chip design, packaging, and manufacturing teams to ensure design feasibility and manufacturability.

  • Design Validation & Verification

    • Perform DRC (Design Rule Check) and LVS (Layout vs. Schematic) verification for all substrate designs.

    • Develop and maintain design documentation and guidelines for future substrate designs.

    • Support design reviews and provide technical guidance to junior team members.

You may be a good fit if you have

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.

  • 10+ years of experience in IC substrate layout design for high-performance processors or accelerators.

  • Extensive experience with large substrate packages (>50mm) and complex high-density layouts.

  • Proven experience with high-power (700W+) package designs and robust power delivery networks.

  • Expertise in high-speed signaling design (>50GHz) and mitigating signal integrity challenges (crosstalk, reflections, impedance mismatches).

  • Strong experience with CoWoS (Chip-on-Wafer-on-Substrate) interposer design and the impact of the substrate design to support CoWos. 

  • Advanced proficiency in Allegro Package Designer (including constraint management, routing, and design verification).

  • Deep understanding of SI/PI principles and how they apply to package-level design.

  • Strong analytical skills and ability to work effectively in a fast-paced, cross-functional team environment.

Benefits

  • Full medical, dental, and vision packages, with generous premium coverage

  • Housing subsidy of $2,000/month for those living within walking distance of the office

  • Daily lunch and dinner in our office

  • Relocation support for those moving to West San Jose

Compensation Range

  • $150,000 - $275,000 

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in West San Jose, and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Top Skills

Allegro Package Designer

Similar Jobs

2 Hours Ago
In-Office
Costa Mesa, CA, USA
142K-213K Annually
Senior level
142K-213K Annually
Senior level
Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
Manage EWIS engineers and the lifecycle of wire harness projects while ensuring compliance with aerospace/defense standards. Provide technical support and coordinate across teams.
Top Skills: Cad SoftwareCatiaCreoNxNx CablingSiemens Capital Harness
2 Hours Ago
Remote or Hybrid
67 Locations
77K-182K
Mid level
77K-182K
Mid level
Artificial Intelligence • Professional Services • Business Intelligence • Consulting • Cybersecurity • Generative AI
As a Senior Associate at PwC, you will mentor junior staff, analyze complex problems, and maintain professional standards while driving innovative software solutions.
Top Skills: Ai Orchestration ToolsEmbedding ModelsJavaScriptModern Web FrameworksMulti-Agent FrameworksTypescriptVector Search
2 Hours Ago
Remote or Hybrid
58 Locations
77K-202K Annually
Senior level
77K-202K Annually
Senior level
Artificial Intelligence • Professional Services • Business Intelligence • Consulting • Cybersecurity • Generative AI
As a Senior Associate, you will analyze AI model operations, build client relationships, mentor junior team members, and contribute to operational improvements.
Top Skills: AnthropicHugging Face TransformersLangchainLlmsMlflowOpenaiTransformersVector SearchWeights & Biases

What you need to know about the Colorado Tech Scene

With a business-friendly climate and research universities like CU Boulder and Colorado State, Colorado has made a name for itself as a startup ecosystem. The state boasts a skilled workforce and high quality of life thanks to its affordable housing, vibrant cultural scene and unparalleled opportunities for outdoor recreation. Colorado is also home to the National Renewable Energy Laboratory, helping cement its status as a hub for renewable energy innovation.

Key Facts About Colorado Tech

  • Number of Tech Workers: 260,000; 8.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Lockheed Martin, Century Link, Comcast, BAE Systems, Level 3
  • Key Industries: Software, artificial intelligence, aerospace, e-commerce, fintech, healthtech
  • Funding Landscape: $4.9 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Access Venture Partners, Ridgeline Ventures, Techstars, Blackhorn Ventures
  • Research Centers and Universities: Colorado School of Mines, University of Colorado Boulder, University of Denver, Colorado State University, Mesa Laboratory, Space Science Institute, National Center for Atmospheric Research, National Renewable Energy Laboratory, Gottlieb Institute

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account