PDDN INC. Logo

PDDN INC.

STA Physical Design Engineer

Reposted 14 Days Ago
Be an Early Applicant
In-Office or Remote
Hiring Remotely in Irvine, CA
Senior level
In-Office or Remote
Hiring Remotely in Irvine, CA
Senior level
Lead and execute STA closure for complex SoC designs, perform SI and PI analysis, develop chip finishing strategies, and improve STA methodologies.
The summary above was generated by AI
Job Description

Role: STA Physical Design Engineer
Location: Irvine, CA-Yes, Remote option available, BUT 2-3 weeks work in Irvine, CA is mandatory
Interview Process: Phone/Skype
Job Type: Contract
 

Senior STA Engineer We're looking for a highly skilled Senior Static Timing Analysis (STA) Engineer with deep expertise in Signal Integrity (SI), Power Integrity (PI), Design for Manufacturing (DFM), and chip finishing. The ideal candidate will have a strong background in physical design (PD), excellent project management skills, and the ability to lead and mentor junior engineers.
_____________________________
Qualifications
• Bachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.
• 5+ years of experience in STA closure for complex digital designs.
• Proven expertise in Signal Integrity (SI) and Power Integrity (PI) analysis, including understanding of crosstalk and IR drop effects.
• Solid knowledge of chip finishing methodologies, including timing sign-off and tape-out readiness checks.
• Familiarity with Design for Manufacturing (DFM) principles and their application in physical design.
• Experience with industry-standard EDA tools for STA (e.g., PrimeTime, Tempus).
• Strong understanding of physical design (PD) concepts, including floorplanning, placement, and routing.
• Excellent problem-solving, analytical, and debugging skills.
• Strong verbal and written communication skills with the ability to lead technical discussions and present complex information clearly.
• Experience with scripting languages (Tcl, Python, Perl) is a must.
• Experience with management skills like project planning, scheduling, and resource allocation is a plus.

Responsibilities
• Lead and execute STA closure for complex SoC designs, ensuring all timing constraints are met across multiple corners and modes.
• Perform comprehensive Signal Integrity (SI) and Power Integrity (PI) analysis to identify and resolve timing issues caused by signal coupling, IR drop, and ground bounce.
• Develop and implement chip finishing strategies, including ECO flows (Engineering Change Orders), to ensure designs are ready for tape-out.
• Drive Design for Manufacturing (DFM) initiatives by collaborating with the design and foundry teams to optimize the physical layout for manufacturability and yield.
• Work closely with the physical design (PD) team to provide guidance on timing-driven placement and routing.
• Develop and improve STA methodologies, scripts, and flows to increase efficiency and accuracy.
• Effectively communicate technical challenges, progress, and solutions to cross-functional teams and management.

• Bachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.
• 5+ years of experience in STA closure for complex digital designs.
• Proven expertise in Signal Integrity (SI) and Power Integrity (PI) analysis, including understanding of crosstalk and IR drop effects.
• Solid knowledge of chip finishing methodologies, including timing sign-off and tape-out readiness checks.
• Familiarity with Design for Manufacturing (DFM) principles and their application in physical design.
• Experience with industry-standard EDA tools for STA (e.g., PrimeTime, Tempus).
 

Additional Information

All your information will be kept confidential according to EEO guidelines.

Top Skills

Perl
Power Integrity
Primetime
Python
Signal Integrity
Sta
Tcl
Tempus

Similar Jobs

6 Days Ago
Easy Apply
In-Office or Remote
4 Locations
Easy Apply
100K-500K Annually
Senior level
100K-500K Annually
Senior level
Hardware • Manufacturing
The Timing Engineer will perform static timing analysis, optimizing paths and constraints to ensure chip performance while collaborating with various engineering teams.
Top Skills: PerlPythonSpice ModelingSta ToolsTcl
An Hour Ago
Remote or Hybrid
Santa Clara, CA, USA
Senior level
Senior level
Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Manage customer engagement strategy by optimizing processes for executive interactions, enhancing relationships, and leading special projects to improve customer engagement.
Top Skills: DynamicsExcelPower BIPowerPoint
An Hour Ago
Remote or Hybrid
Santa Clara, CA, USA
170K-298K Annually
Senior level
170K-298K Annually
Senior level
Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
As the GTM ITSM Director, you'll lead GTM strategies for ITSM, engage with customers, collaborate on solutions, measure performance, and stay on top of market trends.
Top Skills: CloudEnterprise TechnologySaaS

What you need to know about the Colorado Tech Scene

With a business-friendly climate and research universities like CU Boulder and Colorado State, Colorado has made a name for itself as a startup ecosystem. The state boasts a skilled workforce and high quality of life thanks to its affordable housing, vibrant cultural scene and unparalleled opportunities for outdoor recreation. Colorado is also home to the National Renewable Energy Laboratory, helping cement its status as a hub for renewable energy innovation.

Key Facts About Colorado Tech

  • Number of Tech Workers: 260,000; 8.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Lockheed Martin, Century Link, Comcast, BAE Systems, Level 3
  • Key Industries: Software, artificial intelligence, aerospace, e-commerce, fintech, healthtech
  • Funding Landscape: $4.9 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Access Venture Partners, Ridgeline Ventures, Techstars, Blackhorn Ventures
  • Research Centers and Universities: Colorado School of Mines, University of Colorado Boulder, University of Denver, Colorado State University, Mesa Laboratory, Space Science Institute, National Center for Atmospheric Research, National Renewable Energy Laboratory, Gottlieb Institute

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account