Astera Labs Logo

Astera Labs

Senior Package Design Engineer

Posted 6 Days Ago
Be an Early Applicant
Santa Clara, CA
175K-195K
Senior level
Santa Clara, CA
175K-195K
Senior level
Design and support package substrates for connectivity products, optimizing for performance and reliability in a cross-functional team environment.
The summary above was generated by AI

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

Overview:
Astera Labs Inc. is a fabless semiconductor company who is a leader in developing purpose-built connectivity solutions that remove performance bottlenecks in compute-intensive workloads such as artificial intelligence and machine learning. To support our engineering operation, we are hiring a Senior Package Design Engineer with extensive experience of complex ASIC package design in Cadence APD, with SI/PI background a plus.

Job Description:

As an Astera Labs Senior Package Design Engineer, you will be part of the packaging team that designs-in and supports Astera Labs’ portfolio of connectivity products in the world’s leading cloud service providers and server and networking OEMs. In this role, you are responsible to design the packages substrate independently from definition to package tape-out, by working on provided netlist and specification, through performance optimization, design for manufacturing, sign-off verification, etc. You will work in a cross-functional environment with SI/PI team, package program management, product engineering/test, hardware engineering, etc.    

Basic qualifications:

  • BS/MS in Engineering Degree required (e.g., Electrical, Mechanical, Materials Science, Physics, etc.).
  • Minimum of 5 years of experience with Cadence APD/SIP. Able to design and layout a FCBGA/FCCSP package from start to tape-out independently.
  • Experience in large FCBGA/FCCSP package design in high speed SoC is highly desired.
  • Familiar with BGA package substrate technologies and assembly process. Good understanding of BOM, stackups, high speed design rules and guidelines. Working knowledge of package reliability, SI/PI, etc.
  • Entrepreneurial, open-mind behavior and hands-on work ethic with the ability to prioritize a dynamic list of multiple tasks.
  • Excellent teamwork and collaboration, thriving in a dynamic environment, and possessing strong communication skills to effectively work with cross-functional teams and adapt to ever-changing situations.

Required experience:

  • Proficiency in Cadence APD/SiP is a must. Able to design large body BGAs from concept to tape out.
  • Good understanding of BGA package BOM and integration into APD layout and routing design rules.
  • Setup layer-stackup, padstacks, design constraints (physical and electrical), SMT components, optimize design based on SI/PI simulation result and design reviews. Understanding of transmission line theory and SI/PI fundamentals is a plus.
  • Conduct DRC/DRV/LVS/DFM checks with given tools, perform design review reporting, and Gerber and artwork releasing. Generate all required package design documentations.
  • Perform feasibility studies such as fan-out, mockup design, layer & package size reduction, etc.
  • Basic knowledge of packages manufacturing flow, supply chain, reliability, risk management and failure analysis.
  • Drive new design flow development in APD with given new package types or technologies. Drive methodology and productivity improvements in package design by working with vendors or scripting.

 Preferred experience:

  • Multi-chip, interposer, 2.5D or heterogeneous package design experience is a plus.
  • Proficiency in scripting languages for design and reporting automation is a plus.


The base salary range is USD 175,000 - USD 195,000. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

 

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cadence Apd
Fcbga
Fccsp
Sip

Similar Jobs

4 Hours Ago
Hybrid
6 Locations
151K-227K Annually
Senior level
151K-227K Annually
Senior level
Aerospace • Artificial Intelligence • Cloud • Machine Learning • Software • Cybersecurity • Defense
The Digital Transformation Architect will lead digital transformation strategies and architecture development for Aerospace and its customers, ensuring effective implementation and governance of digital engineering ecosystems.
Top Skills: Ai TechnologiesCloud TechnologiesDigital Engineering
4 Hours Ago
Hybrid
5 Locations
100K-176K Annually
Mid level
100K-176K Annually
Mid level
Aerospace • Artificial Intelligence • Cloud • Machine Learning • Software • Cybersecurity • Defense
Evaluate design and testing methodologies for solid rocket motor structures, offer technical consultation, develop design criteria, and improve mission assurance processes.
Top Skills: AbaqusFinite Element AnalysisNastran
4 Hours Ago
Hybrid
El Segundo, CA, USA
100K-176K Annually
Senior level
100K-176K Annually
Senior level
Aerospace • Artificial Intelligence • Cloud • Machine Learning • Software • Cybersecurity • Defense
The role involves leading technical assessments, developing environmental standards, providing mentorship, and engaging in cross-discipline collaborations in aerospace engineering.
Top Skills: FemapHypermeshNastranPythonVa OneWave6

What you need to know about the Colorado Tech Scene

With a business-friendly climate and research universities like CU Boulder and Colorado State, Colorado has made a name for itself as a startup ecosystem. The state boasts a skilled workforce and high quality of life thanks to its affordable housing, vibrant cultural scene and unparalleled opportunities for outdoor recreation. Colorado is also home to the National Renewable Energy Laboratory, helping cement its status as a hub for renewable energy innovation.

Key Facts About Colorado Tech

  • Number of Tech Workers: 260,000; 8.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Lockheed Martin, Century Link, Comcast, BAE Systems, Level 3
  • Key Industries: Software, artificial intelligence, aerospace, e-commerce, fintech, healthtech
  • Funding Landscape: $4.9 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Access Venture Partners, Ridgeline Ventures, Techstars, Blackhorn Ventures
  • Research Centers and Universities: Colorado School of Mines, University of Colorado Boulder, University of Denver, Colorado State University, Mesa Laboratory, Space Science Institute, National Center for Atmospheric Research, National Renewable Energy Laboratory, Gottlieb Institute

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account