Positron AI Logo

Positron AI

ASIC Design Engineer, Senior

Posted 4 Hours Ago
Be an Early Applicant
Remote
Hiring Remotely in United States
225K-350K Annually
Senior level
Remote
Hiring Remotely in United States
225K-350K Annually
Senior level
The Senior ASIC Design Engineer will lead microarchitecture design for ASICs, ensuring PPA goals and collaborating across teams. Responsibilities include RTL delivery, integration of advanced interfaces, mentoring junior engineers, and driving technical discussions.
The summary above was generated by AI

About Positron AI

Positron AI specializes in developing custom hardware systems to accelerate AI inference.  These inference systems offer significant performance and efficiency gains over traditional GPU-based systems, delivering advantages in both performance per dollar and performance per watt.  Positron exists to create the world's best AI inference systems.


Role Overview

As a Senior ASIC Design Engineer, you will take a leadership role in defining, implementing, and delivering critical IP blocks and subsystems for Positron.ai’s inference ASICs/SoCs. You will own the microarchitecture from high-level concept through RTL signoff, collaborating across architecture, verification, and physical design to achieve ambitious PPA and schedule goals. In addition to hands-on SystemVerilog design, you will mentor junior engineers, influence methodology, and drive key architectural tradeoffs that impact silicon performance and efficiency.


Key Responsibilities

Microarchitecture & RTL Leadership:

  • Define and document microarchitecture for complex IP blocks/subsystems.
  • Deliver production-quality, parameterized SystemVerilog RTL with well-defined interfaces, power/clock intent, and embedded assertions.

Technical Ownership & Signoff:

  • Lead lint, CDC/RDC, DFT integration, and synthesis bring-up; collaborate with PD on floorplan and timing closure.
  • Own PPA metrics for assigned blocks and drive microarchitectural optimizations to meet targets.

Advanced Interface & Memory Integration:

  • Architect and integrate high-performance interconnects (AXI/CHI/ACE), DMA engines, coherency logic, and high-speed memory interfaces (HBM/DDR).
  • Engage with IP vendors and internal stakeholders to ensure seamless integration.

Methodology & Best Practices:

  • Develop and enforce coding guidelines, reusable IP packaging, and signoff checklists.
  • Contribute automation flows (Python/Tcl/Make/CI) to improve team efficiency.

Cross-Functional Collaboration:

  • Partner closely with Verification to define test plans and reference models.
  • Work with Architecture and Performance teams to correlate models against RTL.
  • Support bring-up, post-silicon debug, and customer engagements as required.

Mentorship & Technical Leadership:

  • Guide junior engineers in design techniques, methodology, and problem-solving.
  • Lead design reviews, drive consensus on tradeoffs, and advocate for best-in-class solutions.


Required Qualifications

  • BS/MS in EE/CE (or related) with 8+ years of ASIC/SoC RTL design experience on complex, high-performance silicon.
  • Proven track record of leading designs from spec → microarchitecture → RTL → signoff with strong PPA outcomes.
  • Deep SystemVerilog RTL expertise, including clocking, resets, CDC/RDC handling, and protocol correctness.
  • Extensive experience with front-end flows/tools (lint, CDC, synthesis/STA, DFT) using major EDA suites.
  • Hands-on expertise with at least three of: HBM/DDR, PCIe/CXL, AMBA AXI/ACE/CHI, cache/memory hierarchies, high-throughput datapaths.
  • Strong cross-functional communication skills, capable of leading technical discussions and producing clear specifications.


Preferred Qualifications

  • Background in AI/ML accelerator design (matrix/vector engines, compression, NoC bandwidth planning).
  • Formal verification/SVA expertise for property checking and design assertions.
  • Experience with low-power design techniques (clock-/power-gating, UPF/CPF).
  • Collaboration experience with cocotb/UVM for checkers and reference model co-development.
  • Familiarity with RISC-V subsystems, coherence protocols, or customer-owned tooling (COT) flows.


Leveling & Scope

While this role is currently posted at a specific level, we are a growth-oriented organization and are open to hiring at a more senior level for the right candidate. Please note that this job description serves as a focused but generalized overview of the role; specific responsibilities and impact expectations will be tailored to the experience and seniority of the final hire.


Why Join Us?

  • Shape the next generation of AI inference hardware with a high-caliber, collaborative team.
  • Take technical ownership of critical silicon components that directly impact product success.
  • Competitive salary + equity, comprehensive benefits, and flexible work environment.
  • Opportunities to innovate, lead, and grow your influence in a rapidly evolving space.


Compensation and Benefits

The base salary range for this role is $225,000 – $350,000.

Please note that the figures provided represent the base salary range only and do not include other elements of our total compensation package, equity, or comprehensive benefits.

At Positron AI, we value the unique expertise each candidate brings. While the range above reflects our typical expectation for the position, we reserve the flexibility to exceed this range for candidates whose specialized skills, significant experience, or unique qualifications fall outside the standard scope of the role. Final offers are determined based on a variety of factors, including internal equity, and individual impact.


Equal Opportunity Employer. If you’re excited about the role but don’t meet every bullet, we’d still love to hear from you.


Similar Jobs

15 Days Ago
In-Office or Remote
CA, USA
198K-277K Annually
Senior level
198K-277K Annually
Senior level
Aerospace
The Senior ASIC Design Engineer leads complex digital IP design for space communication ASICs, collaborates with teams, mentors junior engineers, and ensures high-quality delivery of silicon designs.
Top Skills: AsicDigital Signal ProcessingFpgaHigh-Speed Interface DesignRtl DesignSystem VerilogVerilog
15 Days Ago
In-Office or Remote
CA, USA
198K-277K Annually
Senior level
198K-277K Annually
Senior level
Aerospace
The Senior ASIC Verification Engineer leads verification of complex digital subsystems, develops UVM environments, drives coverage closure, and mentors junior engineers.
Top Skills: System VerilogUvm
17 Days Ago
Remote
United States
180K-260K Annually
Senior level
180K-260K Annually
Senior level
Defense • Manufacturing
The engineer will define and implement ASIC package architecture, focusing on FC-BGA and MCM solutions, collaborating on package design and ensuring successful production of high-performance ASICs.
Top Skills: AdsAsic DesignFc-BgaHfssMcmSi Wave

What you need to know about the Colorado Tech Scene

With a business-friendly climate and research universities like CU Boulder and Colorado State, Colorado has made a name for itself as a startup ecosystem. The state boasts a skilled workforce and high quality of life thanks to its affordable housing, vibrant cultural scene and unparalleled opportunities for outdoor recreation. Colorado is also home to the National Renewable Energy Laboratory, helping cement its status as a hub for renewable energy innovation.

Key Facts About Colorado Tech

  • Number of Tech Workers: 260,000; 8.5% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Lockheed Martin, Century Link, Comcast, BAE Systems, Level 3
  • Key Industries: Software, artificial intelligence, aerospace, e-commerce, fintech, healthtech
  • Funding Landscape: $4.9 billion in VC funding in 2024 (Pitchbook)
  • Notable Investors: Access Venture Partners, Ridgeline Ventures, Techstars, Blackhorn Ventures
  • Research Centers and Universities: Colorado School of Mines, University of Colorado Boulder, University of Denver, Colorado State University, Mesa Laboratory, Space Science Institute, National Center for Atmospheric Research, National Renewable Energy Laboratory, Gottlieb Institute

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account